NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc # **PRAM Four-Channel Programmable Operational Amplifier** ## HA-2400/883 HA-2400/883 is a four-channel programmable amplifier providing a level of versatility unsurpassed by any other monolithic operational amplifier. Versatility is achieved by employing four input amplifier channels, any one (or none) of which may be electronically selected and connected to a single output stage through DTL/TTL compatible address inputs. The device formed by the output and the selected pair of inputs is an op amp which delivers excellent slew rate, gain bandwidth and power bandwidth performance. Other advantageous features for these dielectrically isolated amplifiers include high voltage gain and input impedance coupled with low input offset voltage and offset current. External compensation is not required on this device at closed loop gains greater than 10. Each channel of the HA-2400/883 can be controlled and operated with suitable feedback networks in any of the standard op amp configurations. This specialization makes these amplifiers excellent components for multiplexing, signal selection and mathematical function designs. With $20V/\mu s$ slew rate, 20MHz gain bandwidth and low input bias currents makes this device an ideal building block for signal generators, active filters and data acquisition designs. Programmability, coupled with 9mV typical offset voltage and 50nA offset current, makes these amplifiers outstanding components for signal conditioning circuits. # **Pin Configuration** HA1-2400/883 (CERDIP) TOP VIEW) #### **TRUTH TABLE** | D <sub>1</sub> | D <sub>0</sub> | EN | SELECTED CHANNEL | |----------------|----------------|----|------------------| | L | L | Н | 1 | | L | Н | Н | 2 | | Н | L | Н | 3 | | Н | Н | Н | 4 | | Х | Х | L | None | ### **Features** - This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - Digital Programmability - High Slew Rate - · Wide Gain Bandwidth - Single Capacitor Compensation for Unity Gain - DTL/TTL Compatible Inputs ## **Applications** - · Single Selection/Multiplexing - · Op Amp Gain Stage - · Frequency Oscillator - Filter Characteristics - Add-Subtract Functions - Integrator Characteristics - Comparator Levels ## **Ordering Information** | PART # | PART<br>MARKING | TEMP. RANGE<br>(°C) | | PKG.<br>DWG.# | |--------------|-----------------|---------------------|--------------|---------------| | HA1-2400/883 | HA1-2400/883 | -55 to +125 | 16 Ld CERDIP | F16.3 | ### **Absolute Maximum Ratings** | Voltage Between V+ and V- Terminals | 45V | |-----------------------------------------------|---------------------------| | Differential Input Voltage | ···· ±V <sub>SUPPLY</sub> | | Voltage at Either Input Terminal | V+ to V- | | Digital Input Voltage | -0.76V to +10V | | Peak Output Current (Short Circuit Protected) | $., I_{SC} < \pm 33 mA)$ | | ESD Rating | <2000V | ### **Recommended Operating Conditions** | Temperature Range | 55°C to +125°C | |-------------------------|----------------| | Supply Voltage | +15V | | Negative Supply Voltage | 15V | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) | |----------------------------------------------|---------------------------|------------------------| | CerDIP Package (Note 1) | 91 | 25 | | Internal Power Dissipation | | | | Package Power Dissipation Limit at +75°C for | r T <sub>J</sub> ≤ +175°C | ; | | CerDIP Package | | 1.11W | | Package Power Dissipation Derating Factor Al | oove +75°C | | | CerDIP Package | | 11.1mW/°C | | Junction Temperature (T <sub>J</sub> ) | | +175°C | | Storage Temperature Range | | 65°C to +150°C | | Maximum Lead Temperature (Soldering 10s | s) | +300°C | | | | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: 1. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. ### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS Device Tested at: V+ = +15V, V- = -15V, $R_S = 100\Omega$ , $R_L = 500k\Omega$ , $V_O = 0V$ , unless otherwise specified. Digital Inputs: $V_{IL} = +0.5V$ , $V_{IH} = +2.4V$ , limits apply to each of the four channels, when addressed. | PARAMETER | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMP (°C) | MIN | MAX | UNITS | |--------------------|------------------------------|--------------------------------------------------------------|----------------------|-----------|------|---------------------------------------------------------------------|-------| | Offset Voltage | fset Voltage V <sub>IO</sub> | V <sub>CM</sub> = OV | 1 | +25 | -9 | 9 | m۷ | | | | | 2, 3 | +125, -55 | -11 | 11 | m۷ | | Input Bias Current | +I <sub>B</sub> | $V_{CM} = 0V, +R_S = 100k\Omega, -R_S = 100\Omega$ | 1 | +25 | -200 | 200 | nA | | | | | 2, 3 | +125, -55 | -400 | 400 | nA | | | -I <sub>B</sub> | $V_{CM} = 0V, +R_S = 100\Omega, -R_S = 100k\Omega$ | 1 | +25 | -200 | 200 | nA | | | | | 2, 3 | +125, -55 | -400 | 400 | nA | | Input Offset | I <sub>IO</sub> | $V_{CM} = 0V, +R_S = 100k\Omega, -R_S = 100k\Omega$ | 1 | +25 | -50 | 50 | nA | | Current | | | 2, 3 | +125, -55 | -100 | 100 | nA | | Common Mode | +CMR | V+ = +6V, V- = -24V, V <sub>OUT</sub> = -9V | 1 | +25 | 9 | - | ٧ | | Range | | | 2, 3 | +125, -55 | 9 | -9 9 -11 11 -200 200 -400 400 -200 200 -400 400 -50 50 -100 100 9 - | ٧ | | | -CMR | V+ = +24V, V- = -6V, V <sub>OUT</sub> = +9V | 1 | +25 | - | 9 11 200 400 200 400 50 1009 -9 | ٧ | | | | | 2, 3 | +125, -55 | - | | ٧ | | Large Signal | A <sub>V</sub> | $V_{OUT}$ = -10V to +10V, $R_L$ = $2k\Omega$ | 4 | +25 | 50 | - | kV/V | | Voltage Gain | | | 5, 6 | +125, -55 | 25 | - | kV/V | | Common Mode | +CMRR | $\Delta V_{CM}$ = +5V, V+ = +10V, V- = -20V, $V_{OUT}$ = -5V | 1 | +25 | 80 | - | dB | | Rejection Ratio | | | 2, 3 | +125, -55 | 80 | - | dB | | | -CMRR | $\Delta V_{CM}$ = -5V, V+ = +20V, V- = -10V, $V_{OUT}$ = +5V | 1 | +25 | 80 | - | dB | | | | | 2, 3 | +125, -55 | 80 | 9 11 200 400 200 400 50 1009 -9 | dB | | Output Voltage | +V <sub>OUT</sub> | $R_L = 2k\Omega$ | 4 | +25 | 10 | 100 | V | | Swing | | | 5, 6 | +125, -55 | 10 | - | ٧ | | -V <sub>OUT</sub> | $R_L = 2k\Omega$ | 4 | +25 | - | -10 | ٧ | | | | | | 5, 6 | +125, -55 | - | 9 11 200 400 200 400 50 100 | ٧ | | Output Current | +lout | V <sub>OUT</sub> = +10V | 4 | +25 | 10 | - | mA | | | -lout | V <sub>OUT</sub> = -10V | 4 | +25 | - | -10 | mA | ### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) Device Tested at: V+ = +15V, V- = -15V, $R_S = 100\Omega$ , $R_L = 500k\Omega$ , $V_O = 0V$ , unless otherwise specified. Digital Inputs: $V_{IL} = +0.5V$ , $V_{IH} = +2.4V$ , limits apply to each of the four channels, when addressed. | PARAMETER | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMP (°C) | MIN | MAX | UNITS | |---------------------------------|-----------------|----------------------------------------------|----------------------|-----------|-----|-------------------------|-------| | Supply Current | +Icc | V <sub>OUT</sub> = OV | 1 | +25 | - | 6 | mA | | | | | 2, 3 | +125, -55 | - | 6 7 1.5 1.5 1 | mA | | | -lcc | V <sub>OUT</sub> = OV | 1 | +25 | -6 | - | mA | | | | | 2, 3 | +125, -55 | -7 | - | mA | | Power Supply<br>Rejection Ratio | +PSRR | $\Delta V_{SUP} = \pm 5V$ | 1 | +25 | 74 | - | dB | | | | V+ = +20V, V- = -15V<br>V+ = +10V, V- = -15V | 2, 3 | +125, -55 | 74 | - | dB | | | -PSRR | $\Delta V_{SUP} = \pm 5V$ | 1 | +25 | | dB | | | | | V+ = +15V, V- = -20V<br>V+ = +15V, V- = -10V | 2, 3 | +125, -55 | 74 | -<br>-<br>-<br>-<br>1.5 | dB | | Crosstalk | C <sub>T</sub> | V <sub>IN</sub> = ±10V | 1 | +25 | -80 | - | dB | | Digital Logic | I <sub>IL</sub> | V <sub>IL</sub> = OV | 1 | +25 | - | 1.5 | mA | | Current | | | 2, 3 | +125, -55 | - | 1.5 | mA | | | I <sub>IН</sub> | V <sub>IH</sub> = 5.0V | 1 | +25 | - | 1 | μΑ | | | | | 2, 3 | +125, -55 | - | 1 | μΑ | ### TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS Device Tested at: V+ = +15V, V- = -15V, $R_L = 2k\Omega$ , $C_{LOAD} = 50$ pF, unless otherwise specified. Digital Inputs: $V_{IL} = +0.5V$ , $V_{IH} = +2.4V$ , limits apply to each of the four channels, when addressed. | PARAMETER | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMP (°C) | MIN | MAX | UNITS | |--------------------|------------------|--------------------------------|----------------------|-----------|-----|-----|-------| | Slew Rate (Note 2) | +SR <sub>1</sub> | V <sub>OUT</sub> = -5V to +5V | 7 | +25 | 6 | - | V/µs | | | -SR <sub>1</sub> | V <sub>OUT</sub> = +5V to -5V | 7 | +25 | 6 | - | V/µs | | Rise and Fall Time | t <sub>R1</sub> | V <sub>OUT</sub> = 0 to +200mV | 7 | +25 | - | 45 | ns | | | t <sub>F1</sub> | V <sub>OUT</sub> = 0 to -200mV | 7 | +25 | - | 45 | ns | | Overshoot | +0S <sub>1</sub> | V <sub>OUT</sub> = 0 to +200mV | 7 | +25 | - | 40 | % | | l | -0S <sub>1</sub> | V <sub>OUT</sub> = 0 to -200mV | 7 | +25 | - | 40 | % | ### NOTES: ### TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS Device Characterized at: V+ = +15V, V- = -15V, unless otherwise specified. | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMP (°C) | MIN | MAX | UNITS | |-----------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----|-----|-------| | Unity Gain Bandwidth | UGBW <sub>1</sub> | $A_V = +1V$ , $C_{COMP} = 15pF$ , $R_L = 2k\Omega$ , $C_L = 50pF$ | 3 | +25 | 4 | - | MHz | | Gain Bandwidth Product | GBWP <sub>2</sub> | $A_V = +10V$ , $C_{COMP} = 0$ pF, $R_L = 2$ k $\Omega$ , $C_L = 50$ pF | 3 | +25 | 20 | - | MHz | | Full Power Bandwidth <sub>1</sub> | FPBW <sub>1</sub> | $R_L = 2k\Omega$ , $A_V = +1V$ , $V_O = \pm 10V$ , $C_L = 50pF$ , $C_{COMP} = 15pF$ | 3, 4 | +25 | 95 | - | kHz | | Full Power Bandwidth <sub>2</sub> | FPBW <sub>2</sub> | $R_L = 2k\Omega$ , $A_V = +10V$ , $V_O = \pm 10V$ , $C_L = 50pF$ , $C_{COMP} = 0pF$ | 3, 4 | +25 | 300 | - | kHz | | Settling Time | T <sub>SET1</sub> | $A_V = +1V$ , $C_{COMP} = 15$ pF, $R_L = 2$ k $\Omega$ , $C_L = 50$ pF, $V_O = 10V_{p-P}$ , to 0.1% F.V., Logic Control = +5.0V | 3 | +25 | - | 2.5 | μs | <sup>2.</sup> $A_V = +1$ , $C_{COMP} = 15pF$ . ## HA-2400/883 ### TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) Device Characterized at: V+ = +15V, V- = -15V, unless otherwise specified. | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMP (°C) | MIN | MAX | UNITS | |---------------------|------------------|--------------------------------------------------------------------------------------------|-------|-----------|-----|-----|-------| | Slew Rate (Note 5) | +SR <sub>2</sub> | $V_{OUT}$ = -5V to +5V, $R_L$ = 2k $\Omega$ , $C_L$ = 50pF, $A_V$ = +10V, $C_{COMP}$ = 0pF | 3 | +25 | 20 | - | V/µs | | | -SR <sub>2</sub> | $V_{OUT}$ = +5V to -5V, $R_L$ = 2k $\Omega$ , $C_L$ = 50pF, $A_V$ = +10V, $C_{COMP}$ = 0pF | 3 | +25 | 20 | - | V/µs | | Output Delay | T <sub>DEL</sub> | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 15pF$ , $V_{IN} = +5V$ | 3 | +25 | - | 250 | ns | | Minimum Closed Loop | CLS <sub>1</sub> | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 15pF$ | 3 | +25 | 1 | - | V/V | | Stability | CLS <sub>2</sub> | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 0pF$ | 3 | +25 | 10 | - | V/V | ### NOTES: - 3. Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested at final production. These parameters are lab characterized upon initial design release, or upon design changes. These parameters are guaranteed by characterization based upon data from multiple production runs which reflect lot to lot and within lot variation. - 4. FPBW = Slew Rate/ $(2\pi V_{PEAK})$ . - 5. $A_V = +10$ , $C_{COMP} = OpF$ . **TABLE 4. ELECTRICAL TEST REQUIREMENTS** | MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (SEE TABLES 1 AND 2) | |---------------------------------------------|--------------------------------| | Interim Electrical Parameters (Pre Burn-In) | 1 | | Final Electrical Test Parameters | 1 (Note 6), 2, 3, 4, 5, 6, 7 | | Group A Test Requirements | 1, 2, 3, 4, 5, 6, 7 | | Groups C and D Endpoints | 1 | ### NOTES: - 6. PDA applies to Subgroup 1 only. - The subgroup assignments of the parameters in these tables were patterned after DESC SMD #5962-87783. ## **Test Circuit** ## **Test Waveforms** ### **Burn-In Circuit** #### **HA-2400/883 CERAMIC DIP** ### NOTES: ## **Schematic Diagram** ## **Die Characteristics** ### **DIE DIMENSIONS:** 88mils x 67mils x 19mils $\pm$ 1mil 2240 $\mu$ m x 1710 $\mu$ m x 483 $\mu$ m $\pm$ 25.4 $\mu$ m ### **METALLIZATION:** Type: Al, 1% Cu Thickness: 16kÅ ± 2kÅ ### **GLASSIVATION:** Type: Nitride (Si3N4) over Silox (SiO2, 5% Phos.) Silox Thickness: 12kÅ $\pm$ 2kÅ Nitride Thickness: 3.5kÅ $\pm$ 1.5kÅ ### **WORST CASE CURRENT DENSITY:** $0.7 \times 10^5 \text{A/cm}^2$ ### SUBSTRATE POTENTIAL (Powered Up): Unbiased **TRANSISTOR COUNT: 251** **PROCESS**: Bipolar Dielectric Isolation # **Metallization Mask Layout** ### HA-2400/883 The information contained in this section has been developed through characterization and is for use as application and design aid only. These characteristics are not 100% tested and no product guarantee is implied. ## **Typical Performance Characteristics** Devices Characterized at: : $V_S$ = $\pm 15$ V, $V_{IL}$ = +0.5V, $V_{IH}$ = +2.4V. Values apply to each of the four channels, when addressed | PARAMETER | TEST CONDITIONS | TEMP.<br>(°C) | TYP | UNITS | |-----------------------------|-------------------------------------------------------------------|---------------|-------------|-------| | Offset Voltage | V <sub>CM</sub> = OV | +25 | 4 | mV | | Bias Current | V <sub>CM</sub> = 0V | +25 | 50 | nA | | Offset Current | V <sub>CM</sub> = 0V | +25 | 5 | nA | | Input Resistance | | +25 | 30 | МΩ | | Large Signal Voltage Gain | $R_L = 2k\Omega$ , $V_0 = 20V_{P-P}$ | +25 | 150 | kV/V | | Common Mode Rejection Ratio | $V_{CM} = \pm 5V_{DC}$ | Full | 100 | dB | | Gain Bandwidth Product | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 0pF$ , $A_V = +10V$ | +25 | 40 | MHz | | Unity Gain Bandwidth | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 15pF$ , $A_V = +1V$ | +25 | 8 | MHz | | Output Voltage Swing | $R_L = 2k\Omega$ | Full | ± <b>12</b> | V | | Output Current | V <sub>OUT</sub> = ±10V | +25 | 20 | mA | | FPBW <sub>1</sub> | V <sub>P</sub> = 10V (Note 8) | +25 | 475 | kHz | | FPBW <sub>2</sub> | V <sub>P</sub> = 10V (Note 8) | +25 | 125 | kHz | | Rise Time | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 15pF$ , $A_V = +1V$ | +25 | 20 | ns | | Overshoot | $R_L = 2k\Omega$ , $C_L = 50pF$ , $C_{COMP} = 15pF$ , $A_V = +1V$ | +25 | 25 | % | | Slew Rate <sub>1</sub> | $A_V = +1V/V$ | +25 | 8 | V/µs | | Slew Rate <sub>2</sub> | $A_V = +10V/V$ | +25 | 30 | V/µs | | Settling Time <sub>1</sub> | V <sub>O</sub> = 10V <sub>P-P</sub> to 0.1% | +25 | 1.5 | μs | | Digital Logic Current | V <sub>IN</sub> = +5.0V | Full | 5 | nA | | | V <sub>IN</sub> = OV | Full | 1 | mA | | Output Delay | To 10% of Final Value | +25 | 100 | ns | | Crosstalk | Unselected Input to Output, V <sub>IN</sub> = ±10V <sub>DC</sub> | +25 | -110 | dB | | Supply Current | Not Loaded | +25 | 4.8 | mA | | PSRR | $\Delta V_S = \pm 10V$ | Full | 90 | dB | #### NOTE: 8. FPBW = Slew Rate/ $(2\pi V_{PEAK})$ . The information contained in this section has been developed through characterization and is for use as application and design information only. No guarantee is implied. # Typical Performance Curves $v_{\pm} = \pm 15 \text{V}, T_A = \pm 25 \,^{\circ}\text{C}, \text{ unless otherwise specified.}$ FIGURE 1. INPUT BIAS CURRENT AND OFFSET CURRENT AS A FUNCTION OF TEMPERATURE FIGURE 2. POWER SUPPLY CURRENT DRAIN AS A FUNCTION OF TEMPERATURE FIGURE 3. NORMALIZED AC PARAMETERS vs TEMPERATURE FIGURE 4. OPEN LOOP FREQUENCY AND PHASE RESPONSE FIGURE 5. NORMALIZED AC PARAMETERS vs SUPPLY VOLTAGE FIGURE 6. FREQUENCY RESPONSE vs C<sub>COMP</sub> The information contained in this section has been developed through characterization and is for use as application and design information only. No guarantee is implied. ## Typical Performance Curves $V_{\pm} = \pm 15V$ , $T_A = +25$ °C, unless otherwise specified. (Continued) FIGURE 8. OUTPUT VOLTAGE SWING FIGURE 9. EQUIVALENT INPUT NOISE vs BANDWIDTH # Typical Applications (See Application Note AN514) FIGURE 10. AMPLIFIER, NON-INVERTING PROGRAMMABLE GAIN FIGURE 11. SAMPLE AND HOLD ### Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass overrun. - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH. F16.3 MIL-STD-1835 GDIP1-T16 (D-2, CONFIGURATION A) 16 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INCHES | | MILLIMETERS | | | |--------|-----------|------------------|-------------|------------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.840 | - | 21.34 | 5 | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 BSC | | 2.54 BSC | | - | | eA | 0.300 BSC | | 7.62 BSC | | - | | eA/2 | 0.150 BSC | | 3.81 BSC | | - | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | M | - | 0.0015 | - | 0.038 | 2, 3 | | N | 16 | | 16 | | 8 | Rev. 0 4/94 For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a> Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com